Data Sheet
Rev.1.1
01.04.2010
DDR SDRAM COMPONENT ELECTRICAL CHARACTERISTICS AND RECOMMENDED
AC OPERATING CONDITIONS
(0°C ≤ T A ≤ + 70°C; V DD = +2.5V ± 0.2V, V DDQ = +2.5V ± 0.2V) see Note 1 on Page 9
AC CHARACTERISTICS
3200-3033
2700-2533
2100-2533
PARAMETER
Access window of DQ S CK/CK#
CK high-level width
CK low-level width
SYMBOL
t AC
t CH
t CL
MIN
-0.50
0.45
0.45
MAX
+0.50
0.55
0.55
MIN
-0.70
0.45
0.45
MAX
+0.70
0.55
0.55
MIN
-070
0.45
0.45
MAX
+0.70
0.55
0.55
Unit
ns
t CK
t CK
Clock cycle time
CL=2.0
t ck (2.0)
7.5
13.0
7.5
13.0
10.0
13.0
CL=2.5
t ck (2.5)
6.0
13.0
6.0
13.0
7.5
13.0
ns
CL= 3.0
t ck (3.0)
5.0
13.0
DQ and DM input hold time relative
to DQS
DQ and DM input setup time relative
to DQS
DQ and DM input pulse width
( for each input )
t DH
t DS
t DIPW
0.40
0.40
1.75
0.45
0.45
1.75
0.5
0.5
1.75
ns
ns
ns
Access window of DQS from
CK/CK#
t DQSCK
-0.6
+0.6
-0.6
+0.6
-0.75
+0.75
ns
DQS input high pulse width
DQS input low pulse width
DQS – DQ skew, DQS to last DQ
valid, per group, per access
t DQSH
t DQSL
t DQSQ
0.35
0.35
0.40
0.35
0.35
0.45
0.35
0.35
0.50
t CK
t CK
ns
Write command to first DQS latching
transition
t DQSS
0.72
1.28
0.75
1.25
0.75
1.25
t CK
DQS falling edge to CK rising- setup
time
DQS falling edge from CK rising-
hold time
Half clock period
t DSS
t DSH
t HP
0.2
0.2
t ch,
t cl
0.2
0.2
t ch,
t cl
0.2
0.2
t ch,
t cl
t CK
t CK
ns
Data-out high-impedance window
from CK/CK#
Data-out low-impedance window
from CK/CK#
t HZ
t LZ
-0.7
-0.7
+0.7
+0.7
-0.7
-0.7
+0.7
+0.7
-0.75
-0.75
+0.75
+0.75
ns
ns
Address and control input hold time
( fast slew rate )
Address and control input setup time
( fast slew rate )
Address and control input hold time
( slow slew rate )
Address and control input setup time
( slow slew rate )
LOAD MODE REGISTER command
cycle time
Adress and control input pulse width
(for each input)
DQ-DQS hold, DQS to first DQ to go
non-valid, per access
Data hold skew factor
t IHF
t ISF
t IHS
t ISS
t MRD
t IPW
t QH
t QHS
0.6
0.6
0.7
0.6
10
2.2
t HP - t QHS
0.5
0.75
0.75
0.8
0.8
12
2.2
t HP - t QHS
0.6
0.9
0.9
1.0
1.0
15
2.2
t HP - t QHS
0.75
ns
ns
ns
ns
ns
ns
ns
ns
Swissbit Germany AG
Wolfener Stra?e 36
D-12681 Berlin
Fon: +49 (0) 30 93 69 54 - 0
Fax: +49 (0) 30 93 69 54 - 55
www.swissbit.com
email: info@swissbit.com
Page 8
of 12
相关PDF资料
SDN03264C1CE1HY-60WR DRAM DDR1 256MB 200-SODIMM
SE120FML,OR CASE 8.7X7.45X3.89 ORANGE W/LOCK
SE1220FML,GM CASE 28.17X22.27X15 GM W/LOCK
SE300FML,OR CASE 10.80X9.85X4.87 ORANGE/LOCK
SE520FML,OR CASE 14.85X12.15X6.85 ORG W/FOAM
SE540F,OR CASE 14.9X12.13X9.58 OR W/FOAM
SE710CC,GM CASE 19.75X15.53X5.413 GM
SE710FPL,OR CASE 19.75X15.53X5.416 ORN FM/LK
相关代理商/技术参数
SDN01G64D1BJ2SA-50R 制造商:SWISSBIT 功能描述:DDR SO-DIMM 1 GB 400/CL3 - Trays 制造商:SWISSBIT NA INC 功能描述:DDR1 1GB SODIMM
SDN01G64D1BJ2SA-50WR 制造商:SWISSBIT 功能描述:DDR SO-DIMM 1 GB 400/CL3 - Trays
SDN03264C1CE1HY-60WR 功能描述:DRAM DDR1 256MB 200-SODIMM RoHS:是 类别:存储卡,模块 >> 存储器 - 模块 系列:- 标准包装:100 系列:- 存储器类型:SDRAM 存储容量:1GB 速度:133MHz 特点:- 封装/外壳:168-DIMM
SDN03264C1CJ1SA-50R 制造商:SWISSBIT 功能描述:DDR SO-DIMM 256 MB 400/CL3 - Trays 制造商:SWISSBIT NA INC 功能描述:DDR1 256MB SODIMM
SDN03264C1CJ1SA-50WR 制造商:SWISSBIT 功能描述:DDR SO-DIMM 256 MB 400/CL3 - Trays
SDN03264O3BK1MT-60R 制造商:Swissbit 功能描述:602360 制造商:SWISSBIT NA INC 功能描述:DDR1 256MB SODIMM
SDN03272S4BK1MT-60R 制造商:Swissbit 功能描述:602591 制造商:SWISSBIT NA INC 功能描述:DDR1 SODIMM
SDN06464D1BE1HY-60WR 功能描述:DRAM DDR1 512MB 200-SODIMM RoHS:是 类别:存储卡,模块 >> 存储器 - 模块 系列:- 标准包装:100 系列:- 存储器类型:SDRAM 存储容量:1GB 速度:133MHz 特点:- 封装/外壳:168-DIMM